Noise-Shaping All-Digital Phase-Locked Loops Modeling, Simulation, Analysis and Design /

This book presents a novel approach to the analysis and design of all-digital phase-locked loops (ADPLLs), technology widely used in wireless communication devices. The authors provide an overview of ADPLL architectures, time-to-digital converters (TDCs) and noise shaping. Realistic examples illustr...

Descripción completa

Guardado en:
Detalles Bibliográficos
Autor principal: Brandonisio, Francesco
Otros Autores: Kennedy, Michael Peter
Formato: Libro electrónico
Lenguaje:Inglés
Publicado: Cham : Springer International Publishing : Imprint: Springer, 2014.
Colección:Analog Circuits and Signal Processing,
Materias:
Acceso en línea:http://dx.doi.org/10.1007/978-3-319-03659-5
Aporte de:Registro referencial: Solicitar el recurso aquí
LEADER 03074Cam#a22004575i#4500
001 INGC-EBK-000358
003 AR-LpUFI
005 20220927105816.0
007 cr nn 008mamaa
008 131217s2014 gw | s |||| 0|eng d
020 |a 9783319036595 
024 7 |a 10.1007/978-3-319-03659-5  |2 doi 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
100 1 |a Brandonisio, Francesco.  |9 260878 
245 1 0 |a Noise-Shaping All-Digital Phase-Locked Loops   |h [libro electrónico] : ;   |b Modeling, Simulation, Analysis and Design /  |c by Francesco Brandonisio, Michael Peter Kennedy. 
260 1 |a Cham :  |b Springer International Publishing :  |b Imprint: Springer,  |c 2014. 
300 |a xviii, 177 p. :   |b il. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
490 1 |a Analog Circuits and Signal Processing,  |x 1872-082X 
505 0 |a Introduction -- Phase Digitization in All-Digital PLLs -- A Unifying Framework for TDC Architectures -- Analytical Predictions of Phase Noise in ADPLLs -- Advantages of Noise Shaping and Dither -- Efficient Modeling and Simulation of Accumulator-Based ADPLLs -- Modelling and Estimating Phase Noise with Matlab. 
520 |a This book presents a novel approach to the analysis and design of all-digital phase-locked loops (ADPLLs), technology widely used in wireless communication devices. The authors provide an overview of ADPLL architectures, time-to-digital converters (TDCs) and noise shaping. Realistic examples illustrate how to analyze and simulate phase noise in the presence of sigma-delta modulation and time-to-digital conversion. Readers will gain a deep understanding of ADPLLs and the central role played by noise-shaping. A range of ADPLL and TDC architectures are presented in unified manner. Analytical and simulation tools are discussed in detail. Matlab code is included that can be reused to design, simulate and analyze the ADPLL architectures that are presented in the book.   â_¢Â Discusses in detail a wide range of all-digital phase-locked loops architectures; â_¢Â Presents a unified framework in which to model time-to-digital converters for ADPLLs; â_¢Â Explains a procedure to predict and simulate phase noise in oscillators and ADPLLs; â_¢Â Describes an efficient approach to model ADPLLS; â_¢Â Includes Matlab code to reproduce the examples in the book. 
650 0 |a Electronics.  |9 259648 
650 0 |a Microelectronics.  |9 259649 
650 0 |a Electronic circuits.  |9 259798 
650 1 4 |a Engineering.  |9 259622 
650 2 4 |a Circuits and Systems.  |9 259651 
650 2 4 |a Signal, Image and Speech Processing.  |9 259616 
650 2 4 |a Instrumentation.  |9 259652 
700 1 |a Kennedy, Michael Peter.  |9 260879 
776 0 8 |i Printed edition:  |z 9783319036588 
856 4 0 |u http://dx.doi.org/10.1007/978-3-319-03659-5 
912 |a ZDB-2-ENG 
929 |a COM 
942 |c EBK  |6 _ 
950 |a Engineering (Springer-11647) 
999 |a SKV  |c 27786  |d 27786